|
|
|
Categories
|
|
Information
|
|
Featured Product
|
|
|
 |
|
|
There are currently no product reviews.
 ;
As Always you can find here manuals even of difficult TV scheme which are scan in almost perfect way.clear and fast!!!!!
Great work thanks!
 ;
Incredibly clear!!!! Well done, complete and wonderful. It could not better than this!!!!
 ;
Thank You for fast delivery for the sheme.
Everything allright.
Thanks & best regards Franz
 ;
again you did a very good job. It was fast too. Photocopy are really readable and clear
 ;
Probably it never existed a 1081 official service manual from Commodore, it's look more like a NAPCEC service manual & diagrams compilation of the 1084 series and his variants, like the nap6523, 8cm505, 1084S, 1084P and obviously the 1081. It's more complete than other scans and the quality of the scans also are far superior. It has two circuit diagrams variants of the 1081, mono and stereo versions. It doesn't include a diagram for the Philips CM8500 or CM8501, they look like the 1081 but they are slightly different.
Pin No. 37 38 39 40 41 42 43 44 45 46 47 48 49
Pin Name DOUT FSX EFLG TEST EMPH MUTEL MUTER LVDD LCHO LVSS RVSS RCHO RVDD
I/O O O O I I/O O O � O � � O �
Description Digital OUT output pin. (EIAJ format) Output pin for the 7.35kHz synchronization signal divided from the crystal osillator. C1 C2 error correction monitor pin. Test input pin. Must be connected to OV. Emphasis pin. Which becomes an input pin after reset and can becontrolled externally. This becomes an emphasis monitor pin under control by command. L channnel mute output pin. R channel mute output pin. L channel power supply pin. (2000pF or more path controller to be inserted at a point nearer to the pin between this pin and GND) L channel output pin. L channel ground pin, Must be connected to 0V. R channel ground pin, Must be connected to 0V. R channel output pin. R channel power supply pin. (2000pF or more path controller to be inserted at a point nearer to the pin between this pin and GND)
50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72
XVDD XIN XOUT XVSS ASLRCK ASDACK ASDFIN LRSY DATACK DATA 16M SFSY SBSY PW SBCK CE CL DI DO *INT *WRQ *RES DRF
� I O � I I I O O O O O O O I I I I O O O I O
Crystal oscillator power supply pin. (2000pF or more path controller to be inserted at a point nearer to the pin between this pin and GND) Connections for a 16.9344MHz crystal oscillator pin. Crystal oscillator ground pin. Must be connected to 0V. L/R clock input pin. (Must be connected to 0V when unused) Bit clock input pin. (Must be connected to 0V when unused) L/R channel data input pin. (Must be connected to 0V when unused) L/R clock output pin. Bit clock output pin. L/R channel data output pin. 16.9344MHz output pin. Subcode frame synchronization signal output pin. This signal falls when the subcode is in the standby state. Subcode clock synchronization signal output pin. Subcode P, Q, R, S, T, U and W output pin. Subcode readout clock input pin. Chip enable signal input pin. Data transfer clock input pin. Data input pin. Data output pin. Interruption signal output pin. Interruption signal output pin. Reset input pin. This pin must be set low briefly after power is first applied. Focus ON detect pin.
17
|
|
 |
> |
|